## **700V SolidGaN with Integrated Current Sense**

## <span id="page-0-0"></span>**1. Features**

- 320mΩ E-Mode GaN with Integrated Gate Driver
- 700V Continuous, 800V Transient Voltage Rating
- Wide 9V to 80V VCC Range Eliminates Extra LDO
- 115uA Quiescent Current with Auto Standby Mode
- **Integrated Loss-less Current Sensing**
- Programmable Switch Turn-On Slew Rate
- High dv/dt Immunity up to 200V/ns
- Zero Reverse Recovery Charge
- High Frequency Operation Up to 2MHz
- Fast Propagation Delay (25ns Typical)
- Integrated 5V LDO for supplying Digital Isolator
- Built-In UVLO, OCP, OTP Protection
- QFN 6mmx8mm Package, 0.85mm Low Profile

## <span id="page-0-1"></span>**2. Applications**

- AC-DC, DC-DC, DC-AC Power Supply
- PFC, QR Flyback, ACF, Half Bridge, Full Bridge
- PD Adaptor, LED Lighting, Solar Micro Inverter
- Server and Telecom Power Supply

## <span id="page-0-3"></span>**4. Typical Application**

## <span id="page-0-2"></span>**3. Description**

The ISG6109 SolidGaN IC integrates a 700V E-Mode GaN FET with a high-voltage linear regulator, a smart gate driver, and loss-less current sense circuitry. The high-voltage linear regulator with up to 80V input capability eliminates the need for external LDO and maintains tightly regulated 6.5V gate drive voltage. The integrated smart gate driver offers programmable 1ststage turn-on speed for slew rate control and delayed 2nd-stage turn-on enhancement, thereby achieving high frequency, high efficiency, and low EMI performance. The loss-less current sense circuit eliminates external current sense resistor and increases system efficiency. Additional features include 5V LDO supplying external digital isolators, UVLO, OCP, and OTP protection.

The high level of integration with high current sense accuracy and low quiescent current makes the ISG6109 suitable for a simple to use, low component count, and high efficiency application solution.



## **POWER THE FUTURE**

[www.innoscience.com](http://www.innoscience.com)

## **Table of contents**



## <span id="page-1-0"></span>5. Revision History

#### Major changes since the last revision



## <span id="page-2-0"></span>**6. Pin Configuration and Functions**



**30-Lead QFN (6mm x 8mm) Package – Top View**

<span id="page-2-1"></span>

#### **Page 3**

## **7. Absolute Maximum Ratings**

All pins are referred to S pins, unless otherwise specified. Stress beyond the absolute maximum ratings can cause permanent damage or deteriorate device lifetime.



(1)  $V_{DS(TRAN)}$  is intended for non-repetitive events, t<sub>PULSE</sub> < 200us.

(2)  $V_{DS(PULS)}$  is intended for repetitive events, tPULSE < 100ns.

## <span id="page-3-0"></span>**8. ESD Ratings**



(3) JEDEC document JEP155 states that 500V HBM allows safe manufacturing with a standard ESD control process.

(4) JEDEC document JEP155 states that 250V CDM allows safe manufacturing with a standard ESD control process.

## <span id="page-3-1"></span>**9. Recommended Operating Conditions**



## <span id="page-3-2"></span>**10.Thermal Information**

<span id="page-3-3"></span>

#### **Page 4**

## **11.Electrical Characteristics**

 $T_J = 25^{\circ}$ C, VCC = 15V,  $C_{VDD}$  = 10nF,  $C_{V5V}$  = 10nF, unless otherwise noted.

| <b>Parameter</b>              | <b>Symbol</b>               | Min  | <b>Typ</b> | <b>Max</b>       | <b>Unit</b> | <b>Test Condition</b>          |
|-------------------------------|-----------------------------|------|------------|------------------|-------------|--------------------------------|
| <b>VCC Supply</b>             |                             |      |            |                  |             |                                |
| VCC UVLO rising threshold     | $V_{CC_UVV+}$               | 8    | 8.5        | $\boldsymbol{9}$ | $\vee$      |                                |
| VCC UVLO falling threshold    | $V_{CC_UVV}$                |      | 7.4        |                  | V           |                                |
| VCC standby current           | ICC_STBY                    |      | 115        |                  | uA          | $MODE = 0V$ , $PWM = 0V$       |
| VCC quiescent current         | ICC_NORM                    |      | 0.33       | 0.5              | mA          | $MODE = 5V$ , PWM = 0V         |
| VCC operating current         | $lcc$ _sw                   |      | 1.6        |                  | mA          | $f_{SW} = 1 MHz$               |
| <b>Linear Regulators</b>      |                             |      |            |                  |             |                                |
| VDD regulation voltage        | V <sub>DD</sub>             | 6.25 | 6.5        | 6.75             | $\vee$      |                                |
| VDD UVLO rising threshold     | V <sub>DD_UV+</sub>         |      | 5.7        |                  | V           |                                |
| VDD UVLO falling threshold    | V <sub>DD_UV-</sub>         |      | 5.4        |                  | V           |                                |
| V5V regulation voltage        | $V_{5V}$                    | 4.5  | 5          | 5.5              | V           |                                |
| <b>PWM Input</b>              |                             |      |            |                  |             |                                |
| Input logic high threshold    | V <sub>PWM_HI</sub>         |      | 2.7        | 3.5              | V           | Fig. 20                        |
| Input logic low threshold     | VPWM_LO                     | 0.6  | 1.3        |                  | V           | Fig. 20                        |
| Input logic hysteresis        | VPWM_HYS                    |      | 1.4        |                  | V           |                                |
| <b>Current Sensing</b>        |                             |      |            |                  |             |                                |
| CS pin output current         | $_{\text{lcs}}$             | 1.16 | 1.25       | 1.34             | mA          | $PWM = 5V$ , $I_{DS} = 2.2A$ , |
|                               |                             |      |            |                  |             | $T_J = -40^{\circ}C$ to 125°C  |
| CS pin output offset          | $\mathsf{lcs}\_\mathsf{OS}$ |      | 15         |                  | uA          | $PWM = 5V$ , $I_{DS} = 0A$     |
| <b>Protection</b>             |                             |      |            |                  |             |                                |
| CS over current threshold     | V <sub>CS</sub> OCP         | 1.6  | 1.9        | 2.2              | V           |                                |
| OTP shutdown rising           | <b>TOTP</b>                 |      | 165        |                  | $^{\circ}C$ |                                |
| threshold (5)                 |                             |      |            |                  |             |                                |
| OTP hysteresis <sup>(5)</sup> | TOTP_HYS                    |      | 60         |                  | $^{\circ}C$ |                                |
| <b>Power GaN FET</b>          |                             |      |            |                  |             |                                |
| Drain-source leakage          | <b>l</b> <sub>DSS</sub>     |      | 0.1        | 15               | uA          | $V_{DS}$ = 700V, PWM = 0V      |
| current                       |                             |      |            |                  |             |                                |
| Drain-source resistance       | $R_{DS(ON)}$                |      | 320        | 450              | $m\Omega$   | $PWM = 5V$ , $I_{DS} = 1A$     |
| Source-drain reverse voltage  | V <sub>SD</sub>             |      | 3.7        |                  | V           | $PWM = 0V$ , $Is_D = 2.2A$     |
| Output charge (5)             | Qoss                        |      | 11         |                  | nC          | $V_{DS}$ = 400V, PWM = 0V      |
| Reverse recovery charge (5)   | $Q_{RR}$                    |      | 0          |                  | nC          |                                |
| Output capacitance (5)        | $\mathsf{Coss}$             |      | 13.7       |                  | pF          | $V_{DS}$ = 400V, PWM = 0V      |
| Effective output capacitance, | Co(er)                      |      | 20         |                  | pF          | $V_{DS}$ = 400V, PWM = 0V      |
| energy related (5)            |                             |      |            |                  |             |                                |
| Effective output capacitance, | $C_{O(tr)}$                 |      | 28         |                  | pF          | $V_{DS}$ = 400V, PWM = 0V      |
| time related (5)              |                             |      |            |                  |             |                                |

## <span id="page-5-0"></span>**12.Switching Characteristics**

 $T_J = 25^{\circ}$ C, VCC = 15V,  $f_{SW} = 1$ MHz,  $C_{VDD} = 10$ nF,  $C_{V5V} = 10$ nF, unless otherwise noted.



(5) Not 100% tested and guaranteed by design.

**Page 6**

### **POWER THE FUTURE**

[www.innoscience.com](http://www.innoscience.com)

# **O** Innoscience

## <span id="page-6-0"></span>**13.Typical Characteristics**





Fig. 3. Source-Drain Reverse Conduction Voltage Fig. 4. Drain Leakage Current vs Drain Voltage





Fig. 1. Pulsed Drain Current vs. Drain Voltage, T<sub>J</sub> = 25°C Fig. 2. Pulsed Drain Current vs Drain Voltage, T<sub>J</sub> = 125°C







**Page 7**

### **POWER THE FUTURE**

**O** Innoscience



Fig. 7. Output Capacitance Stored Energy vs Drain Voltage Fig. 8. Output Charge vs Drain Voltage



Fig. 9. VCC Standby Current vs VCC Voltage Fig. 10. VCC Quiescent Current vs VCC Voltage















**Page 8**

### **POWER THE FUTURE**

**n**Innoscience



Fig. 13. VDD Regulation Voltage vs Temperature Fig. 14. V5V Regulation Voltage vs Temperature



Fig. 15. PWM Input Logic Thresholds vs Temperature Fig. 16. Propagation Delay vs Temperature











**Page 9**

### **POWER THE FUTURE**



## <span id="page-9-0"></span>**14.Block Diagram**



*Fig. 19. Functional Block Diagram*

## <span id="page-9-1"></span>**15.Function Description**

The ISG6109 is a high-performance SolidGaN IC integrating a 700V E-Mode GaN FET with a high-voltage linear regulator, a smart gate driver, and an accurate loss-less current sense circuit. The high-voltage linear regulator with up to 80V input capability eliminates the need for external voltage regulators and maintains tightly regulated 6.5V gate drive voltage for integrated GaN FET. The integrated smart gate driver provides a dual slew-rate gate driving scheme while adjusting the gate turn-on slew rate to achieve high frequency operation, high power efficiency, and low EMI performance. The loss-less current sense circuit eliminates external current sense resistors and increases system power efficiency. The ISG6109 provides an autonomous standby mode with a smooth transition and minimizes the quiescent current at no load condition. Additional features include 5V LDO supplying external digital isolators, UVLO, OCP, and OTP protection. Its operation is best understood by referring to the Functional Block Diagram, Fig. 19.

The front page shows a typical ISG6109 application circuit. The ISG6109 has output pins of drain, D, and source, S, of GaN FET and it operates based on the logic input signal of PWM pin. VDD and V5V pins which are outputs of the internal regulators must be connected to ground with a minimum of 10nF ceramic capacitor. A good local bypass is necessary to supply the high transient current required by GaN FET driving. VCC pin is connected to the external voltage source with a typical 0.1uF capacitor. To adjust the turn-on speed of GaN FET, a resistor is connected between VDD and RDD pin. CS is the output pin with the current of the current sense circuit, and a resistor needs to be connected between CS pin and SGND pin to provide a voltage signal to the controller. To use the autonomous standby mode, MODE pin is recommended to connect to SGND pin.

### **PWM Input and Output**

The ISG6109 has a PWM input pin to control the integrated GaN FET. When the PWM input voltage is higher than the logic high threshold of 3.5V (Max), the GaN FET is turned on and the drain, D, is shorted to the source, S, with a

**Page 10**

### **POWER THE FUTURE**

# **n**Innoscience

# **ISG6109QA**

resistance of 320mΩ (typical). When the PWM input voltage is lower than the logic low threshold of 0.6V (Min), the GaN FET is turned off and the output of D is open. Fig. 20 illustrates the timing diagram of the input and the output.



*Fig. 20. Timing Diagram of Input and Output*

### **Loss-Less Current Sensing**

In many systems implemented with a peak current mode control or over current protection (OCP) functions, the current flowing through the power FET needs to be sensed. To sense the current, most solutions use a current-sense resistor in series with the FET and it increases power loss and introduces more parasitic inductance into the power loop. ISG6109 employs a current-sense circuit without any external resistor to sense the current as shown in Fig. 21. The loss-less current-sense circuit converts the current flowing through the GaN FET to the output current signal of CS pin with a conversion ratio of 1760:1 (typical). The output current of CS pin can be converted to the voltage by a resistor, Rcs, placed between CS pin and ground. The value of Rcs can be adjusted to provide the current-sense voltage with a proper voltage range for various controllers. The voltage on CS pin, Vcs, is determined by equation (1).

$$
V_{CS} = \frac{I_D}{1760} \times R_{CS}
$$
 (1)

where I<sub>D</sub> is the drain current of GaN FET. Fig. 21 shows the switching timing diagram of the current sense output.



*Fig. 21. Current Sense Circuit and Timing Diagram*

**Page 11**

### **POWER THE FUTURE**

[www.innoscience.com](http://www.innoscience.com)

### **Over Current Protection (OCP)**

The ISG6109 provides a cycle-by-cycle over current protection based on the current-sense signal, Vcs, to protect the GaN FET. As illustrated in the timing diagram of Fig. 21, when the CS-pin voltage exceeds 1.9V (typical), the GaN FET is turned off. GaN FET will be turned on again at the next rising edge of PWM signal. The current limit by OCP can be calculated by equation (2).

$$
I_{OCP} = \frac{1760 \times V_{CS\_OCP}}{R_{CS}} \qquad (2)
$$

#### **Programmable Gate Turn-On Slew Rate**

In many applications such as QR flyback converter, it is desired to adjust the gate turn-on slew rate of power FET to meet the system requirement of both power efficiency and EMI performance. If the gate turn-on slew rate is too fast, it causes a high switching noise resulting in degradation of the EMI performance. Conversely, if the slew rate is too slow, the power efficiency is reduced. The smart gate driver in ISG6109 supports slew-rate control using an external resistor, R<sub>DD</sub>, connected between VDD and RDD pin as shown in Fig. 22. R<sub>DD</sub> limits the turn-on gate driving current, and as a result, the gate turn-on slew rate is controlled by the value of  $R_{DD}$ .



*Fig. 22. Smart gate driver with a programmable dual slew-rate gate driving*

### **Dual Slew Rate Gate Driving**

The gate capacitance generally increases as the drain-to-source voltage of the power FET decreases. Specifically, the gate-to-drain capacitance increases exponentially as the drain voltage reaches the source voltage. Once the drain voltage reaches the source voltage during the turn-on period, the slow slew-rate gate driving with a large R<sub>DD</sub> rarely improves the EMI performance and causes the efficiency degradation since it takes a long time to fully pull up the gate voltage. The ISG6109 employs the smart gate driver with a dual slew-rate gate driving scheme as illustrated in Fig. 22. During the turn-on period, the slow programmable slew-rate driver with R<sub>DD</sub> is engaged first to reduce the switching noise as introduced in the previous section. After a typical 180ns delay time,  $T_{PU\_DLY}$ , the fast slew-rate driver is engaged to increase the pull-up strength of the driver, and as a result, the GaN FET can be fully turned on quickly and the power dissipation is reduced. For maximizing both efficiency and EMI performance, R<sub>DD</sub> value is recommended to be chosen considering  $T_{PU-DLY}$  for the dual slew-rate gate driving. Fig. 23 compares the two cases with different R<sub>DD</sub> in QR flyback application. V<sub>DS</sub> and V<sub>DS\_SR</sub> show the drain-to-source voltages of ISG6109 and power FET of the synchronous rectifier



# **Innoscience**

(SR), respectively. Too large R<sub>DD</sub> causes not only efficiency degradation, but also voltage spike in the SR resulting in damage to the power FET. It's recommended to choose R<sub>DD</sub> value to turn on the fast slew-rate driver when the drain voltage reaches the source voltage.



*Fig. 23. Waveform comparison with different R<sub>DD</sub> values in QR flyback application* 

### **Standby Mode**

The ISG6109 provides an autonomous standby mode to improve system efficiency. As shown in the timing diagram of Fig. 24, if the voltage of the PWM signal stays below V<sub>PWM LO</sub> for the time duration of t<sub>STBY</sub>  $_{\text{DLY}}$ , the ISG6109 automatically enters the standby mode. In the standby mode, most of the internal circuitry is turned off, and therefore, the VCC supply current is drastically reduced to  $I_{CC~STBY}$ , 115uA (typical). Once the PWM input voltage is applied upper V<sub>PWM HI</sub> in the standby mode, the ISG6109 wakes up at the first rising edge of the PWM input and enters normal operation mode immediately. The ISG6109 shows the smooth transition between the standby mode and the normal mode without any additional propagation delay for the recovery. MODE pin needs to be connected to SGND to enable the autonomous standby mode. If the MODE pin is connected to V5V, the ISG6109 operates in the normal mode only.



*Fig. 24. Autonomous Standby Mode Timing Diagram*

### **Internal Voltage Linear Regulators**

The ISG6109 has two linear voltage regulators with output voltages of 6.5V and 5V for the gate drive of GaN FET and the internal circuitry, respectively. The high-voltage linear regulator produces 6.5V at the VDD pin from the VCC pin. The tightly regulated 6.5V output maximizes power efficiency while ensuring the reliability of the GaN FET. The low dropout voltage regulator generates 5V at the V5V pin from 6.5V at the VDD pin. Two voltage regulators must be bypassed to ground with a minimum of 10nF ceramic capacitor.

## **POWER THE FUTURE**

### **Under Voltage Lock Out (UVLO)**

The ISG6109 features VCC undervoltage lockout (UVLO) protection. When VCC is below its UVLO threshold, 7.4V (typical), the ISG6109 enters UVLO mode and turns off the GaN FET and ignores the PWM input. When VCC is above the UVLO rising, 8.5V (typical), the ISG6109 will normally operate. In addition, the ISG6109 includes VDD UVLO protection with a falling threshold of 5.4V (typical) and a rising threshold of 5.7V (typical). The operation of VDD UVLO is the same as VCC UVLO.

### **Over Temperature Protection (OTP)**

The ISG6109 employs over temperature protection (OTP). If the internal junction temperature, T<sub>i</sub>, exceeds 165°C (typical), the PWM input is ignored and the GaN FET is turned off. When the temperature recovers to below 105°C (typical), the ISG6109 will operate normally.

#### **PCB Layout Checklist**

A proper PCB layout is essential to support high-power and high-speed operation with GaN FETs. The PCB layout requires a dedicated ground plan layer. And it is strongly recommended to use a multilayer board to provide heat sinking. Check the following guidelines to obtain the optimum performance from ISG6109.

- Mount the bypass capacitors, C<sub>VCC</sub>, C<sub>VDD</sub>, and C<sub>V5V</sub>, and the current-sense resistor, R<sub>CS</sub>, as close as possible to the ISG6109 package and connect (-) terminal to SGND. Connect SGND pin directly to Source Pad underneath the IC.
- Place  $R_{DD}$  as close as possible between the  $(+)$  terminal of  $C_{VDD}$  and RDD pin.
- Use immediate vias as much as possible to connect S and the ground plane. Implement large copper area on the S and D pads.
- Flood all unused areas on all layers with copper and make thermal vias to reduce temperature rise. Connect the copper areas to ground.

**Page 14**

### **POWER THE FUTURE**

## <span id="page-14-0"></span>**16.Package Information**

## **QFN6X8-30L Package:**



Top view



Bottom view





Side view





**Page 15**

### **POWER THE FUTURE**

[www.innoscience.com](http://www.innoscience.com)

## <span id="page-15-0"></span>**17.Tape and Reel Information**





<span id="page-15-1"></span>

**Page 16**

### **POWER THE FUTURE**

[www.innoscience.com](http://www.innoscience.com)

## **18.Recommended Land Pattern**

## **QFN6X8-30L Package:**





## <span id="page-16-0"></span>**19.Order Information**



## **Important Notice**

The information provided in this document is intended as a guide only and shall not in any event be regarded as a guarantee of conditions, characteristics, or performance. Innoscience does not assume any liability arising out of the application or use of any product described herein, including but not limited to any personal injury, death, or property or environmental damage. No licenses, patent rights, or any other intellectual property rights is granted or conveyed. Innoscience reserves the right to modify without notice. All rights reserved.

**Page 18**

### **POWER THE FUTURE**

[www.innoscience.com](http://www.innoscience.com)