

## 100V Half-Bridge GaN Driver with Tri-State PWM Input

#### 1. Features

- · Single Tri-State PWM Input
- · Split Outputs for Adjustable Turn-on/-off Speeds
- Strong 1-Ω Pull-Up and 0.2-Ω Pull-Down Resistance
- · Internal Strong and Smart Bootstrap Switch
- · Adjustable Dead Time Optimized for GaN FETs
- · Adaptive Shoot-Through Protection
- Fast Propagation Delay (22ns Typical)
- · High-Side Floating Supply Operates up to 100V
- · Built-In UVLO, OVLO, OTP Protections
- WLCSP 1.62mmx1.62mm Package

### 2. Applications

- · Half-Bridge and Full-Bridge Converters
- High-Voltage Synchronous DC-DC Converters
- · High Frequency, High Power Density Applications
- · 48V DC Motor Drive
- · High Power Class-D Audio Power Amplifier
- · Automotive 48V/12V Bi-directional DC-DC

#### 3. Description

The INS2002 is a 100V half-bridge driver designed for efficient driving of gallium nitride (GaN) field-effect transistors (FETs), customized to address challenges commonly encountered in conventional MOSFET drivers. It includes an internal smart bootstrap (BST) switch to prevent overcharging of the high-side driver supply during dead times, protecting the gate of the GaN FET while maintaining consistent gate voltage for both drivers. The INS2002 optimizes gate switching timing by monitoring true gate voltages to achieve near-zero dead time, enhancing efficiency and enabling high-frequency operation. Alternatively, Users can adjust dead times using external resistors for specific application needs.

The INS2002 features a tri-state PWM input, allowing it to be driven high, low, or left floating for both sides of switches off. Additionally, it offers split outputs to independently adjust turn-on and turn-off speeds. Its strong driving capability and fast propagation delay make the INS2002 suitable for high-power and high-frequency applications.

## 4. Typical Application



AVED THE SHITHER

www.innoscience.com



### **Table of Contents**

| 1.  | Features                         | 1  |
|-----|----------------------------------|----|
| 2.  | Applications                     | 1  |
| 3.  | Description                      | 1  |
| 4.  | Typical Application              | 1  |
| 5.  | Revision History                 | 2  |
| 6.  | Pin Configuration and Functions  | 3  |
| 7.  | Absolute Maximum Ratings         | 4  |
| 8.  | ESD Ratings                      | 4  |
| 9.  | Recommended Operating Conditions | 4  |
| 10. | Thermal Information              | 4  |
| 11. | Electrical Characteristics       | 5  |
| 12. | Switching Characteristics        | 6  |
| 13. | Typical Characteristics          | 7  |
| 14. | Block Diagram                    | 10 |
| 15. | Function Description             | 11 |
| 16. | Package Information              | 17 |
| 17. | Tape and Reel Information        | 18 |
|     | Recommended Land Pattern         |    |
| 10  | Order Information                | 10 |

# 5. Revision History

Major changes since the last revision

| Revision | Date       | Description of changes  |
|----------|------------|-------------------------|
| 1.0      | 2024-07-30 | Final datasheet release |



# 6. Pin Configuration and Functions





12-Lead WLCSP (1.62mm x 1.62mm) Package

| Pin Number | Pin Name | Description                                                                          |
|------------|----------|--------------------------------------------------------------------------------------|
| A1         | LON      | Low-Side Gate Driver Pull-Down Output. Connect to the gate of the low-side GaN       |
| AI         | LGN      | FET. Use a resistor to adjust the turn-off speed.                                    |
| B1         | LGP      | Low-Side Gate Driver Pull-Up Output. Connect to the gate of the low-side GaN FET.    |
| ы          | LGP      | Use a resistor to adjust the turn-on speed.                                          |
| C1 D4      | SW       | Switch Node. Connect to the negative terminal of the bootstrap capacitor, the source |
| C1, D4     | 300      | of the high-side GaN FET, and the drain of the low-side GaN FET.                     |
| D1         | I HGN    | High-Side Gate Driver Pull-Down Output. Connect to the gate of the high-side GaN     |
| וט         |          | FET. Use a resistor to adjust the turn-off speed.                                    |
| Da         | D2 HGP   | High-Side Gate Driver Pull-Up Output. Connect to the gate of the high-side GaN FET.  |
| D2         |          | Use a resistor to adjust the turn-on speed.                                          |
| Da         | D3 BST   | High-Side Gate Driver Bootstrap Supply. Locally bypass this pin to SW with a ceramic |
| D3         |          | bootstrap capacitor.                                                                 |
| C4         | DTL      | Dead Time Setting for High-to-Low Transition. Connect a resistor to GND.             |
| B4         | PWM      | PWM Input. This pin receives tri-state input and controls the driver outputs.        |
| A4         | DTH      | Dead Time Setting for Low-to-High Transition. Connect a resistor to GND.             |
| A 2        | VCC      | IC and Low-Side Gate Driver Supply. Locally bypass this pin to GND with a ceramic    |
| A3         | VCC      | capacitor.                                                                           |
| A2         | GND      | Ground. All signals are referenced to this ground.                                   |



## 7. Absolute Maximum Ratings

All pins are referred to GND, unless otherwise specified. Stress beyond the absolute maximum ratings can cause permanent damage or deteriorate device reliability and lifetime.

| Parameter                                     | Min    | Max     | Unit |
|-----------------------------------------------|--------|---------|------|
| VCC                                           | -0.3   | 6       | V    |
| BST to SW                                     | -0.3   | 6       | V    |
| PWM, DTH, DTL                                 | -0.3   | 6       | V    |
| HGP, HGN                                      | SW-0.3 | BST+0.3 | V    |
| LGP, LGN                                      | -0.3   | VCC+0.3 | V    |
| SW                                            | -5     | 100     | V    |
| BST                                           | -0.3   | 105     | V    |
| Operating Junction Temperature T <sub>J</sub> | -40    | 150     | °C   |
| Storage Temperature                           | -55    | 150     | °C   |

### 8. ESD Ratings

| Parameter                                              | Value | Unit |
|--------------------------------------------------------|-------|------|
| Human Body Model (HBM), per ANSI/ESDA/JEDEC JS-001     | ±2000 | V    |
| Charged Device Model (CDM), per ANSI/ESDA/JEDEC JS-002 | ±1000 | V    |

## 9. Recommended Operating Conditions

| Parameter                                     | Min    | Max    | Unit |
|-----------------------------------------------|--------|--------|------|
| VCC                                           | 4.5    | 5.5    | V    |
| PWM                                           | 0      | 5.5    | V    |
| SW                                            | -4     | 80     | V    |
| BST                                           | SW+4.5 | SW+5.5 | V    |
| SW Slew Rate                                  |        | 50     | V/ns |
| Operating Junction Temperature T <sub>J</sub> | -40    | 125    | °C   |

#### 10. Thermal Information

| Symbol            | Parameter                                  | INS2002W | Unit |
|-------------------|--------------------------------------------|----------|------|
| R <sub>0</sub> JA | Thermal Resistance, Junction to Ambient    | 76.34    | °C/W |
| Rejc              | Thermal Resistance, Junction to Case (Top) | 4.19     | °C/W |
| R <sub>θ</sub> ЈВ | Thermal Resistance, Junction to Board      | 21.95    | °C/W |



### 11. Electrical Characteristics

 $T_J = 25$ °C, VCC = BST = 5V, SW = GND = 0V, HGP = HGN = HG, LGP = LGN = LG, unless otherwise noted.

| 20 0, 100 201 01, 011                        | 0112 01,110            | 11011 | ,    |     | 20, 4. | I                                             |
|----------------------------------------------|------------------------|-------|------|-----|--------|-----------------------------------------------|
| Parameter                                    | Symbol                 | Min   | Тур  | Max | Unit   | Test Condition                                |
| Supply Input                                 |                        |       |      |     |        |                                               |
| VCC quiescent current                        | I <sub>CC-Q</sub>      |       | 360  | 600 | μA     | PWM = High-Z,                                 |
| voo quiescent current                        | ICC-Q                  |       | 300  | 000 | μΛ     | R <sub>DTH</sub> =R <sub>DTL</sub> =75kΩ      |
| VCC operating current                        | ICC-OP                 |       | 1.5  | 3   | mA     | f = 500kHz                                    |
| BST quiescent current                        | I <sub>BST-Q</sub>     |       | 40   | 70  | μΑ     | PWM = High-Z                                  |
| BST operating current                        | I <sub>BST-OP</sub>    |       | 1.5  | 3   | mA     | f = 500kHz                                    |
| VCC overvoltage rising                       | Vcc-ovr                | 5.7   | 6    | 6.3 | V      |                                               |
| threshold                                    |                        |       |      |     |        |                                               |
| VCC overvoltage hysteresis                   | Vcc-ovhys              |       | 0.25 |     | V      |                                               |
| VCC undervoltage rising                      | V <sub>CC-UVR</sub>    | 3.9   | 4.1  | 4.3 | V      |                                               |
| threshold                                    |                        |       |      |     |        |                                               |
| VCC undervoltage hysteresis                  | Vcc-uvhys              |       | 0.3  |     | V      |                                               |
| BST undervoltage rising                      | V <sub>BST-UVR</sub>   |       | 3.6  |     | V      |                                               |
| threshold                                    |                        |       |      |     |        |                                               |
| BST undervoltage hysteresis                  | V <sub>BST-UVHYS</sub> |       | 0.5  |     | V      |                                               |
| PWM Input                                    |                        |       |      |     |        |                                               |
| Input high threshold                         | V <sub>IH</sub>        | 2     | 2.2  | 2.4 | V      | PWM rising                                    |
| Input high hysteresis                        | V <sub>IH-HYS</sub>    | 0.1   | 0.2  | 0.3 | V      |                                               |
| Input low threshold                          | V <sub>IL</sub>        | 8.0   | 1    | 1.2 | V      | PWM falling                                   |
| Input low hysteresis                         | V <sub>IL-HYS</sub>    | 0.1   | 0.2  | 0.3 | V      |                                               |
| Input tri-state float voltage                | V <sub>TRI</sub>       | 1.4   | 1.6  | 1.8 | V      |                                               |
| Internal pull-up resistor                    | RIUP                   |       | 10   |     | kΩ     | To internal 3.2V supply                       |
| Internal pull-down resistor                  | R <sub>IDN</sub>       |       | 10   |     | kΩ     |                                               |
| Bootstrap Switch                             |                        |       |      |     |        |                                               |
| Low-current forward voltage                  |                        |       | 0.02 | 0.2 | V      | $I_{VCC\text{-BST}} = 100 \mu A$              |
| High-current forward voltage                 |                        |       | 0.4  |     | V      | I <sub>VCC-BST</sub> = 100mA                  |
| Switch on resistance                         | R <sub>BST(ON)</sub>   |       | 4    |     | Ω      |                                               |
| High-Side and Low-Side Gate D                | river                  |       |      |     |        |                                               |
| Output pull-down resistance                  | R <sub>DN</sub>        |       | 0.2  | 1   | Ω      | I <sub>HGN</sub> or I <sub>LGN</sub> = 100mA  |
| Output pull-up resistance                    | Rup                    |       | 1    | 2   | Ω      | I <sub>HGP</sub> or I <sub>LGP</sub> = -100mA |
| Output peak source current <sup>(1)</sup>    | Іон                    |       | 1.7  |     | Α      | HG = SW or LG = GND                           |
| Output peak sink current <sup>(1)</sup>      | loL                    |       | 4.3  |     | Α      | HG = BST or LG = VCC                          |
| Dead time pin voltage                        | V <sub>DT</sub>        |       | 1.21 |     | V      |                                               |
| Over Temperature Protection                  |                        |       |      |     |        |                                               |
| OTP shutdown rising threshold <sup>(1)</sup> | T <sub>OTP</sub>       | _     | 165  |     | °C     |                                               |
| OTP shutdown hysteresis <sup>(1)</sup>       | Totp-Hys               |       | 20   |     | °C     |                                               |
|                                              |                        |       |      |     |        |                                               |



# 12. Switching Characteristics

 $T_J = 25$ °C, VCC = BST = 5V, SW = GND = 0V, HGP = HGN = HG, LGP = LGN = LG, unless otherwise noted.

| Parameter                         | Symbol            | Min | Тур | Max | Unit | Test Condition                   |
|-----------------------------------|-------------------|-----|-----|-----|------|----------------------------------|
| Minimum input pulse width that    | T <sub>IPW</sub>  |     | 5   |     | ns   |                                  |
| changes the output <sup>(1)</sup> |                   |     |     |     |      |                                  |
| Minimum gate output pulse         | Topw              |     | 55  |     | ns   |                                  |
| width (1)                         |                   |     |     |     |      |                                  |
| Gate output rise time (1)         | T <sub>R</sub>    |     | 7   |     | ns   | C <sub>L</sub> = 1nF, 10% to 90% |
| Gate output fall time (1)         | T <sub>F</sub>    |     | 3   |     | ns   | C <sub>L</sub> = 1nF, 90% to 10% |
| Dead time –                       | T <sub>DTH</sub>  |     | 2   |     | ns   | $R_{DTH} = 36k\Omega$            |
| LG off to HG on (1)               |                   |     | 15  |     | ns   | $R_{DTH} = 270k\Omega$           |
| Dead time –                       | T <sub>DTL</sub>  |     | 2   |     | ns   | $R_{DTL} = 36k\Omega$            |
| HG off to LG on (1)               |                   |     | 15  |     | ns   | $R_{DTL} = 270k\Omega$           |
| High-side turn-off propagation    | T <sub>HPHL</sub> |     | 22  |     | ns   | PWM falling to HG falling        |
| delay <sup>(1)</sup>              |                   |     |     |     |      |                                  |
| Low-side turn-off propagation     | T <sub>LPHL</sub> |     | 22  |     | ns   | PWM rising to LG falling         |
| delay <sup>(1)</sup>              |                   |     |     |     |      |                                  |

<sup>(1)</sup> Not 100% tested and guaranteed by design.



## 13. Typical Characteristics





Figure 1. HG On and LG Off,  $C_{\text{OUT}}$ =1nF,  $R_{\text{DTH}}$ = $R_{\text{DTL}}$ =180k $\Omega$ 

Figure 2. HG Off and LG On,  $C_{OUT}=1nF$ ,  $R_{DTH}=R_{DTL}=180k\Omega$ 





Figure 3. HG On and LG Off,  $C_{OUT}$ =470pF,  $R_{DTH}$ = $R_{DTL}$ =0 $k\Omega$ 

Figure 4. HG Off and LG On, Cout=470pF, RDTH=RDTL=0k $\Omega$ 



80 70 60 50 Ι<sub>ΒΣΤ-Q</sub> (μΑ) 40 30 20 10 -25 25 50 125 75 100 T, (°C)

Figure 5. VCC Quiescent Current vs Temperature

Figure 6. BST Quiescent Current vs Temperature

Page 7





Figure 7. VCC OVLO Threshold vs Temperature



Figure 9. BST UVLO Threshold vs Temperature



Figure 11. Input Low Threshold vs Temperature



Figure 8. VCC UVLO Threshold vs Temperature



Figure 10. Input High Threshold vs Temperature



Figure 12. Input Tri-State Float Voltage vs Temperature





1.6
1.4
1.2
Pull-Up Resistance
0.8
0.6
0.4
0.2
0.0
-50 -25 0 25 50 75 100 125
T<sub>1</sub> (°C)

Figure 13. Bootstrap Forward Voltage vs Current

Figure 14. Output Pull-Down/Pull-Up Resistance vs Temperature





Figure 15. DTH and DTL Voltages vs Temperature

Figure 16. Deadtime vs Resistor Value





Figure 17. Low-Side Propagation Delay vs Temperature

Figure 18. High-Side Propagation Delay vs Temperature



## 14. Block Diagram



Figure 19. Functional Block Diagram



#### 15. Function Description

The INS2002 is a 100V half-bridge driver optimized for GaN FETs, designed to address the specific challenges encountered when driving GaN FETs with traditional MOSFET drivers. It incorporates an integrated smart BST switch to manage the high-side floating supply so that it charges the BST capacitor to match the VCC supply when the low-side driver turns on. This ensures a consistent gate voltage for both high-side and low-side GaN FETs, preventing overcharging and potential damage to their gates while also ensuring precise delay matching.

The INS2002 achieves near-zero dead time through precise monitoring of true GaN FET gate voltages, enabling efficient high-frequency operation. It also offers programmable dead time up to 15ns for margin or application-specific customization. The INS2002 also provides split gate driver outputs, enabling the independent adjustment of turn-on and turn-off slew rates of both high-side and low-side drivers by connecting different gate resistors. With its strong driving capability and fast propagation delay, the INS2002 is highly suitable for supporting multiple topologies, including buck, boost, buck-boost, and a variety of high-power and high-frequency applications.

#### **Input and Output**

The INS2002 employs a tri-state PWM input. The three input states of the INS2002 are depicted in Figure 20. When the input PWM voltage exceeds the input high threshold, V<sub>IH</sub>, HGP is pulled high and turning on the high-side GaN FET. Similarly, when the input PWM voltage falls below the input low threshold voltage, V<sub>IL</sub>, LGP is pulled high and turning on the low-side GaN FET. Hysteresis between the corresponding V<sub>IH</sub> and V<sub>IL</sub>, denoted as V<sub>IH\_HYS</sub> and V<sub>IL\_HYS</sub> respectively, is provided to eliminate false triggering during the switching transitions caused by noise. If the PWM pin is left float, the INS2002 enters a high-impedance state, and both the high-side and low-side GaN FETs are turned off. During this state, the internal resistor divider sets the PWM pin voltage to 1.6V. The transition thresholds are fixed regardless of VCC voltage. Table 1 summarizes the outputs corresponding to the PWM input state.

The INS2002 features a 5ns (typical) input deglitch filter to remove any unwanted pulses from a PWM input. A narrow input pulse exceeding this deglitch time will be extended to a minimum output pulse of 55ns (typical) to ensure proper gate turn-on and turn-off transients. Additionally, The INS2002 offers fast propagation delay (22ns typical) making it ideal for high-frequency applications. Figure 20 shows the switching characteristics of the input and output.

**PWM HGN HGP LGP LGN** Open Η Open Н Н L Open Open L Hi-Z Open Open

Table 1. Input and Output Truth Table

Note: When an output is "Open", it is connected to another split output through the internal  $10k\Omega$  resistor.





Figure 20. Timing Diagram of Input and Output

#### **Split Gate Driving Output**

The INS2002 provides split gate driver outputs for both high-side and low-side GaN FETs, offering flexibility to adjust both turn-on and turn-off strengths independently. This is achieved by connecting additional gate resistors at HGP, HGN, LGP, and LGN pins, targeting optimization of efficiency, reliability, and EMI performance. The strong pull-down and pull-up gate strength of the INS2002 are optimized for driving GaN FETs, enabling high-frequency and high-efficiency operations. With a strong pull-down strength of  $0.2\Omega$  (typical) at HGN and LGN pins, it provides a robust low impedance path necessary for eliminating high dv/dt induced gate turn-on. Meanwhile, the pull-up strength of  $1\Omega$  (typical) at HGP and LGP pins helps in reducing the switching spikes and overshoot voltages at the switch node. HGN and LGN pins have internal  $50k\Omega$  pull-down resistors to SW node and GND nodes, respectively, and are also internally connected to HGP and LGP via  $10k\Omega$  resistors, respectively.

#### VCC UVLO/OVLO Protections

The INS2002 features undervoltage lockout (UVLO) and overvoltage lockout (OVLO) for VCC, providing the operation under the safe conditions of devices. When the VCC voltage falls below its UVLO threshold of 3.8V (typical) or exceeds above its OVLO threshold of 6.0V (typical), the INS2002 turns off both the high-side and low-side drivers and ignores the PWM input.

#### High dv/dt Rate GaN FET Switching

GaN FETs can switch much faster than traditional silicon based MOSFETs, requiring gate drivers capable of delivering precise and fast switching signals to fully leverage their potential. Managing high dv/dt rates during switching is important for stable gate driver circuitry, ensuring reliable and efficient operation. The INS2002 features an advanced floating level-shifter circuit designed to overcome these challenges associated with driving GaN FETs. Its advanced noise rejection mechanism ensures precise and accurate signal transmission between the control logic to driver outputs even in extreme high dv/dt environments up to 50V/ns.

Another challenge in driving GaN FETs is the issue of high reverse conduction voltage. When the SW node drops below 0V due to this reverse conduction, it can temporarily lower the level shifter's supply rail, causing a disruption in the level



shifter's output signals. This disruption can appear as a delay mismatch between signals transmitted to each side of the driver, resulting in timing inaccuracies and potential performance degradation. The proposed level shifter in the INS2002 is designed to prevent such conditions, ensuring the delay variation is kept to a minimum (1ns typical) even when the SW node fluctuates by up to -4V. Additionally, the INS2002 features an additional delay matching circuit that parallels the proposed level shifter circuit, matching its process and temperature variation characteristic. This additional feature further improves delay matching to 1ns (typical).

#### **High-Side Gate-Driver Supply**

Despite GaN devices offering advantages with their superior figure of merit ( $Q_G \times R_{DSON}$ ) compared to silicon based MOSFET counterparts, their sensitivity to gate driving voltage levels presents a challenging concern. GaN devices are more vulnerable to both overvoltage and undervoltage conditions at the gate, which can have negative effects on their reliability and performance. The concern over gate overvoltage is more significant for GaN FETs, given that they are considerably more fragile compared to their silicon counterparts. Conversely, insufficient gate voltage, or gate undervoltage, can result in increased switching losses and reduced efficiency.

To mitigate these challenges, the INS2002 features a smart BST switch that allows precise control for BST charging and blocking. Figure 21 illustrates the operation principle of the smart BST switch. Unlike silicon MOSFETs, GaN FETs typically lack an intrinsic body diode, resulting in higher reverse conduction voltages, (typically 2V to 3V or even higher at high current) during dead time. This can lead to overcharging of the BST capacitor, potentially causing permanent damage to the gate of the high-side GaN FET. In the INS2002, the BST switch's turning on and off are precisely controlled so that it allows charging of the BST capacitor only during SW node is fully reached at GND voltage when the low-side GaN FET is being turned on. Moreover, the BST switch exhibits a low on-impedance of  $4\Omega$  (typical), ensuring minimal dropout voltage. Accordingly, the INS2002 always maintains a well-balanced BST rail voltage close to VCC, achieving excellent delay matching and balanced gate driving strength between the high-side and low-side drivers.

Additionally, the INS2002 provides a BST UVLO protection with a falling threshold of 3.1V (typical) and a rising threshold of 3.6V (typical). When BST-SW falls below BST UVLO threshold, the INS2002 enters UVLO mode, turns off the high-side driver, but the low-side driver remains activated.





Figure 21. Block and Timing Diagram of Bootstrap Circuit

#### **Dead Time Control**

Dead time control is crucial in half-bridge applications for optimizing efficiency and enabling high-frequency operations. The INS2002 allows dead time programming from 15ns to near-zero by configuring the DTH and DTL pins. The DTH pin sets the dead time from the low-side gate (LGN) turning off to the high-side gate (HGP) turning on, while the DTL pin sets the dead time from the high-side gate (HGN) turning off to the low-side gate (LGP) turning on. By default, tying the DTH and/or DTL pins to GND reduces dead time delays to near-zero. The INS2002 features an internal shoot-through protection circuit, leveraging shunt sensing of the true gate voltage of GaN FETs through its split outputs structure. It offers precise switching timing control for immediate turn-on after complete turn-off of the opposite side to ensure that they do not conduct simultaneously in any situation. All this is processed within a nanosecond range to achieve that near-zero dead time delay.

Connecting a resistor,  $R_{DT}$ , between DTH and/or DTL and GND sets an additional delay from 1ns to 15ns to the dead time. Choose a  $R_{DT}$  value from Equation (1) or Figure 22, as follows:

Dead Time=max 
$$\left(\frac{1\text{ns}}{18\text{k}\Omega} \times R_{\text{DT}}, 1\text{ns}\right)$$
 (1)





Figure 22. Dead Time vs RDT

#### **Over Temperature Protection (OTP)**

The INS2002 employs over temperature protection (OTP). If the internal junction temperature, T<sub>j</sub>, exceeds 165°C (typical), The PWM input is ignored, and both the high-side and low-side drivers are turned off. When the temperature drops below 145°C (typical), the INS2002 will resume normal operation.

#### **Layout Recommendation**

A proper PCB layout is essential to support high-power and high-frequency operation with GaN FETs. The PCB layout requires proper bypassing on (VCC-GND) and (BST-SW) and careful trace routing to minimize the parasitic of the gate driving and power loops. Check the following guidelines and Figure 23 to obtain the optimum performance from the INS2002.

- 1. Mount the bypass capacitors for (VCC-GND) and (BST-SW) as close as possible to the INS2002 package. Also place the bypass capacitors on the same side as the INS2002. Carefully implement the power loop to minimize the length of the copper trace.
- 2. Place the INS2002 as close as possible to the GaN FETs and keep the copper trace between the INS2002 and GaN FETs short and wide.
- 3. To minimize the gate voltage ringing, it is desirable to place gate resistors close to both the INS2002 and GaN FETs.
- 4. Place both high-side and low-side GaN FETs close together to minimize the parasitic inductance in between.
- 5. Place R<sub>DTH</sub> and R<sub>DTL</sub> as close to the INS2002 as possible and minimize the signal coupling from noisy signals to DTH and DTL traces. It is recommended to put 50pF capacitors in parallel with R<sub>DTH</sub> and R<sub>DTL</sub>.





Figure 23. Layout Example



# **16. Package Information**

#### WLCSP1.62X1.62-12L Package:





| CYMBOL | N.              | <i>I</i> ILLIMETE | R     | NOTE |
|--------|-----------------|-------------------|-------|------|
| SYMBOL | MIN             | NOM               | MAX   | NOIE |
| Α      | 1.595           | 1.620             | 1.645 |      |
| В      | 1.595           | 1.620             | 1.645 |      |
| С      | C 0.236 0.262 ( |                   | 0.288 | 12X  |
| D      | 0               | 6X                |       |      |
| E      | 0               | .40 BASI          | С     | 6X   |
| F      | 0               |                   |       |      |
| G      | 0               |                   |       |      |
| Н      | 0.180           | 0.212             | 0.244 |      |
| J      | 0.472           | 0.517             | 0.562 |      |



### NOTE:

- 1)ALL DIMENSION ARE IN MILLIMETERS.
- 2)BOTTOM VIEW IS SOLDER BALL SIDE VIEW.
- 3)COMPLIES WITH JEDEC MO-211.
- 4) DRAWING IS NOT TO SCALE.
- 5)A,B IS PACKAGE SIZE



| ROW               | Description  | Example |
|-------------------|--------------|---------|
| Row 1             | Company Name | INN     |
| Row 2             | Product Code | XXX     |
| Row 3             |              | xxx     |
| Row 4             | Lot Code     | xxx     |
| Row 5             | Date Code    | YYWW    |
| Row 6             | Wafer ID     | XX      |
| Row 7 Location ID |              | XXXYYY  |



# 17. Tape and Reel Information







### 18. Recommended Land Pattern



### 19. Order Information

| Ordering Code | Package            | Product<br>Code | MSL  | Packing<br>(Tape & Reel) |
|---------------|--------------------|-----------------|------|--------------------------|
| INS2002W      | WLCSP1.62x1.62-12L | 2002W           | MSL1 | 13" 2500PCS/reel         |



### **Important Notice**

The information provided in this document is intended as a guide only and shall not in any event be regarded as a guarantee of conditions, characteristics or performance. Innoscience does not assume any liability arising out of the application or use of any product described herein, including but not limited to any personal injury, death, or property or environmental damage. No licenses, patent rights, or any other intellectual property rights is granted or conveyed. Innoscience reserves the right to modify without notice. All rights reserved.