

### 100V Half-Bridge GaN Driver with Dual PWM Inputs

#### 1. Features

- · Independent High-Side & Low-Side Logic Inputs
- · Split Outputs for Adjustable Turn-on/-off Speeds
- Strong 1-Ω Pull-Up and 0.2-Ω Pull-Down Resistance
- · Internal Strong and Smart Bootstrap Switch
- Fast Propagation Delay (14ns Typical)
- · Excellent Delay Matching (1ns Typical)
- High-Side Floating Supply Operates up to 100V
- · Built-In UVLO, OVLO, OTP Protections
- 35µA Low VCC Quiescent Current
- FCQFN 3mmx3mm Package

#### 2. Applications

- · Half-Bridge and Full-Bridge Converters
- · High-Voltage Synchronous DC-DC Converters
- · High Frequency, High Power Density Applications
- · 48V DC Motor Drive
- · High Power Class-D Audio Power Amplifier
- · Automotive 48V/12V Bi-directional DC-DC

#### 3. Description

The INS2001 is a 100V half-bridge driver designed to efficiently drive both high-side and low-side gallium nitride (GaN) field effect transistor (FET). Specifically designed for GaN FETs, the INS2001 solves numerous challenges traditionally faced with conventional MOSFET driver solutions. An internal smart bootstrap (BST) switch prevents overcharging of the high-side floating supply BST capacitor during dead times, thus protecting the gate of the GaN FET while maintaining consistent gate voltage for both sides of GaN FETs. Rich fault protection is provided including independent VCC and BST undervoltage lockout, VCC overvoltage lockout, and over temperature protection.

The INS2001 has two logic inputs to control high-side and low-side drivers independently for maximum flexibility, and drivers have split outputs to adjust turn-on and turn-off speeds separately. The strong driving capability and excellent delay matching make the INS2001 suitable for high power and high frequency applications.

### 4. Typical Application



Page 1



### **Table of contents**

| 1.  | Features                         | 1  |
|-----|----------------------------------|----|
| 2.  | Applications                     | 1  |
| 3.  | Description                      | 1  |
| 4.  | Typical Application              | 1  |
| 5.  | Revision History                 |    |
| 6.  | Pin Configuration and Functions  | 3  |
| 7.  | Absolute Maximum Ratings         | 4  |
| 8.  | ESD Ratings                      |    |
| 9.  | Recommended Operating Conditions | 4  |
| 10. | Thermal Information              | 4  |
| 11. | Electrical Characteristics       | 5  |
| 12. | Switching Characteristics        | 6  |
| 13. | Typical Characteristics          | 7  |
| 14. | Block Diagram                    | 9  |
|     | Function Description             |    |
|     | Package Information              |    |
|     | Tape and Reel Information        |    |
|     | Recommended Land Pattern         |    |
|     | Order Information                | 17 |

# 5. Revision History

Major changes since the last revision

| Revision | Date       | Description of changes  |
|----------|------------|-------------------------|
| 1.0      | 2024-05-15 | Final datasheet release |



# 6. Pin Configuration and Functions



12-Lead FCQFN (3mm x 3mm) Package

| Pin Number | Pin Name | Description                                                                             |
|------------|----------|-----------------------------------------------------------------------------------------|
| 4          | 1.00     | Low-Side Gate Driver Pull-Up Output. Connect to the gate of the low-side GaN FET.       |
| '          | LGP      | Use a resistor to adjust the turn-on speed.                                             |
| 2.6        | SW       | Switch Node. Connect to the negative terminal of the bootstrap capacitor, the source of |
| 2, 6       | 58       | the high-side GaN FET, and the drain of the low-side GaN FET.                           |
| 3          | HGN      | High-Side Gate Driver Pull-Down Output. Connect to the gate of the high-side GaN        |
| 3          | пон      | FET. Use a resistor to adjust the turn-off speed.                                       |
| 4          | HGP      | High-Side Gate Driver Pull-Up Output. Connect to the gate of the high-side GaN FET.     |
| 4          |          | Use a resistor to adjust the turn-on speed.                                             |
| 5          | BST      | High-Side Gate Driver Bootstrap Supply. Locally bypass this pin to SW with a ceramic    |
| 5          |          | bootstrap capacitor.                                                                    |
| 7          | NC       | No Function Connection. This pin can be left open, connected to VCC or GND.             |
| 8          | HI       | High-Side Gate Driver Control Input. This pin has an internal 200kΩ pull-down resistor. |
| 9          | LI       | Low-Side Gate Driver Control Input. This pin has an internal 200kΩ pull-down resistor.  |
| 40         | V00      | IC and Low-Side Gate Driver Supply. Locally bypass this pin to GND with a ceramic       |
| 10         | VCC      | capacitor.                                                                              |
| 11         | GND      | Ground. All signals are referenced to this ground.                                      |
| 40         | LON      | Low-Side Gate Driver Pull-Down Output. Connect to the gate of the low-side GaN FET.     |
| 12         | LGN      | Use a resistor to adjust the turn-off speed.                                            |



### 7. Absolute Maximum Ratings

All pins are referred to GND, unless otherwise specified. Stress beyond the absolute maximum ratings can cause permanent damage or deteriorate device reliability and lifetime.

| Parameter                                     | Min    | Max     | Unit |
|-----------------------------------------------|--------|---------|------|
| VCC                                           | -0.3   | 6       | V    |
| BST to SW                                     | -0.3   | 6       | V    |
| HI, LI, NC                                    | -0.3   | 6       | V    |
| HGP, HGN                                      | SW-0.3 | BST+0.3 | V    |
| LGP, LGN                                      | -0.3   | VCC+0.3 | V    |
| SW                                            | -5     | 100     | V    |
| BST                                           | -0.3   | 105     | V    |
| Operating Junction Temperature T <sub>J</sub> | -40    | 150     | °C   |
| Storage Temperature                           | -55    | 150     | °C   |

#### 8. ESD Ratings

| Parameter                  | Value | Unit |
|----------------------------|-------|------|
| Human Body Model (HBM)     | ±2000 | V    |
| Charged Device Model (CDM) | ±1000 | V    |

### 9. Recommended Operating Conditions

| Parameter                                     | Min    | Max    | Unit |
|-----------------------------------------------|--------|--------|------|
| VCC                                           | 4.5    | 5.5    | V    |
| HI, LI                                        | 0      | 5.5    | V    |
| SW                                            | -4     | 80     | V    |
| BST                                           | SW+4.5 | SW+5.5 | V    |
| SW Slew Rate                                  |        | 50     | V/ns |
| Operating Junction Temperature T <sub>J</sub> | -40    | 125    | °C   |

#### **10. Thermal Information**

| Symbol            | Parameter                                  | INS2001FQ | Unit |
|-------------------|--------------------------------------------|-----------|------|
| R <sub>0JA</sub>  | Thermal Resistance, Junction to Ambient    | 68.82     | °C/W |
| Rejc              | Thermal Resistance, Junction to Case (Top) | 59.65     | °C/W |
| R <sub>0</sub> JB | Thermal Resistance, Junction to Board      | 16.94     | °C/W |



#### 11. Electrical Characteristics

 $T_J = 25$ °C, VCC = BST = 5V, SW = GND = 0V, HGP = HGN, LGP = LGN, unless otherwise noted.

| Parameter                              | Symbol                 | Min | Тур  | Max | Unit | Test Condition                                |
|----------------------------------------|------------------------|-----|------|-----|------|-----------------------------------------------|
| Supply Input                           |                        |     |      |     |      |                                               |
| VCC Quiescent Current                  | Icc-Q                  |     | 35   | 60  | μA   | HI = LI = 0V                                  |
| VCC Operating Current                  | I <sub>CC-OP</sub>     |     | 1    | 2   | mA   | f = 500kHz                                    |
| BST Quiescent Current                  | I <sub>BST-Q</sub>     |     | 40   | 70  | μΑ   | HI = LI = 0V                                  |
| BST Operating Current                  | I <sub>BST-OP</sub>    |     | 1    | 2   | mA   | f = 500kHz                                    |
| VCC Overvoltage Rising                 | Vcc-ovr                | 5.7 | 6    | 6.3 | V    |                                               |
| Threshold                              |                        |     |      |     |      |                                               |
| VCC Overvoltage Hysteresis             | V <sub>CC-OVHYS</sub>  |     | 0.25 |     | V    |                                               |
| VCC Undervoltage Rising                | V <sub>CC-UVR</sub>    | 3.9 | 4.1  | 4.3 | V    |                                               |
| Threshold                              |                        |     |      |     |      |                                               |
| VCC Undervoltage Hysteresis            | V <sub>CC-UVHYS</sub>  |     | 0.3  |     | V    |                                               |
| BST Undervoltage Rising                | V <sub>BST-UVR</sub>   |     | 3.6  |     | V    |                                               |
| Threshold                              |                        |     |      |     |      |                                               |
| BST Undervoltage Hysteresis            | V <sub>BST-UVHYS</sub> |     | 0.5  |     | V    |                                               |
| PWM Input                              |                        |     |      |     |      |                                               |
| Input High Threshold                   | VIH                    |     | 1.8  | 2.2 | V    |                                               |
| Input Low Threshold                    | VIL                    | 0.8 | 1.2  |     | V    |                                               |
| Input Hysteresis                       | V <sub>I-HYS</sub>     |     | 0.6  |     | V    |                                               |
| Input Pull-Down Resistance             | Rı                     |     | 200  |     | kΩ   |                                               |
| Bootstrap Switch                       |                        |     |      |     |      |                                               |
| Low-Current Forward Voltage            |                        |     | 0.02 | 0.2 | V    | I <sub>VCC-BST</sub> = 100μA                  |
| High-Current Forward Voltage           |                        |     | 0.4  |     | V    | I <sub>VCC-BST</sub> = 100mA                  |
| Switch On Resistance                   | R <sub>BST(ON)</sub>   |     | 4    |     | Ω    |                                               |
| High-Side and Low-Side Gate I          | Oriver                 |     |      |     |      |                                               |
| Output Pull-Down Resistance            | R <sub>DN</sub>        |     | 0.2  | 1   | Ω    | I <sub>HGN</sub> or I <sub>LGN</sub> = 100mA  |
| Output Pull-Up Resistance              | Rup                    |     | 1    | 2   | Ω    | I <sub>HGP</sub> or I <sub>LGP</sub> = -100mA |
| Output Peak Source Current (1)         | Іон                    |     | 1.7  |     | Α    | HG = SW or LG = GND                           |
| Output Peak Sink Current (1)           | loL                    |     | 4.3  |     | Α    | HG = BST or LG = VCC                          |
| Over Temperature Protection            |                        |     |      |     |      |                                               |
| OTP Shutdown Rising                    | Тотр                   |     | 165  |     | °C   |                                               |
| Threshold <sup>(1)</sup>               |                        |     |      |     |      |                                               |
| OTP Shutdown Hysteresis <sup>(1)</sup> | T <sub>OTP-HYS</sub>   |     | 20   |     | °C   |                                               |



# 12. Switching Characteristics

 $T_J = 25$ °C, VCC = BST = 5V, SW = GND = 0V, HGP = HGN, LGP = LGN, unless otherwise noted.

| Parameter                       | Symbol            | Min | Тур | Max | Unit | Test Condition                   |
|---------------------------------|-------------------|-----|-----|-----|------|----------------------------------|
| Minimum Input Pulse Width that  | TIPW              |     | 5   |     | ns   |                                  |
| Changes the Output (1)          |                   |     |     |     |      |                                  |
| Minimum Gate Output Pulse       | Topw              |     | 12  |     | ns   |                                  |
| Width (1)                       |                   |     |     |     |      |                                  |
| Gate Output Rise Time (1)       | T <sub>R</sub>    |     | 7   |     | ns   | C <sub>L</sub> = 1nF, 10% to 90% |
| Gate Output Fall Time (1)       | T <sub>F</sub>    |     | 3   |     | ns   | C <sub>L</sub> = 1nF, 90% to 10% |
| High-Side Turn-Off Propagation  | T <sub>HPHL</sub> |     | 14  |     | ns   | HI falling to HG falling         |
| Delay (1)                       |                   |     |     |     |      |                                  |
| High-Side Turn-On Propagation   | T <sub>HPLH</sub> |     | 14  |     | ns   | HI rising to HG rising           |
| Delay (1)                       |                   |     |     |     |      |                                  |
| Low-Side Turn-Off Propagation   | T <sub>LPHL</sub> |     | 14  |     | ns   | LI falling to LG falling         |
| Delay <sup>(1)</sup>            |                   |     |     |     |      |                                  |
| Low-Side Turn-On Propagation    | T <sub>LPLH</sub> |     | 14  |     | ns   | LI rising to LG rising           |
| Delay (1)                       |                   |     |     |     |      |                                  |
| Delay Matching                  | T <sub>MON</sub>  |     | 1   | 5   | ns   |                                  |
| LG On and HG Off (1)            |                   |     |     |     |      |                                  |
| Delay Matching                  | T <sub>MOFF</sub> |     | 1   | 5   | ns   |                                  |
| LG Off and HG On <sup>(1)</sup> |                   |     |     |     |      |                                  |

<sup>(1)</sup> Not 100% tested and guaranteed by design.



### 13. Typical Characteristics





Figure 1. HG Turn-On and LG Turn-Off Waveform, Cout = 1nF









Figure 3. VCC Quiescent Current vs Temperature

Figure 4. BST Quiescent Current vs Temperature





Figure 5. VCC OVLO Threshold vs Temperature

Figure 6. VCC UVLO Threshold vs Temperature

Page 7





Figure 7. BST UVLO Threshold vs Temperature



Figure 8. PWM Input Threshold vs Temperature



Figure 9. Bootstrap Forward Voltage vs Current



Figure 10. Output Pull-Down/Pull-Up Resistance vs Temperature



Figure 11. Low-Side Propagation Delay vs Temperature



Figure 12. High-Side Propagation Delay vs Temperature

Page 8



# 14. Block Diagram



Figure 13. Functional Block Diagram



#### **15. Function Description**

The INS2001 is a 100V half-bridge driver optimized for GaN FETs, designed to address the specific challenges encountered when driving GaN FETs with traditional MOSFET drivers. It incorporates an integrated smart BST switch to manage the high-side floating supply so that it charges the BST capacitor to match the VCC supply when the low-side driver turns on. This ensures a consistent gate voltage for both high-side and low-side GaN FETs, preventing overcharging and potential damage to their gates while also ensuring precise delay matching, an important factor for accurately controlling switching dead times.

The INS2001 also provides split gate driver outputs, enabling the independent adjustment of turn-on and turn-off slew rates for both high-side and low-side drivers by connecting different gate resistors. With its strong driving capability and excellent delay matching, the INS2001 is highly suitable for supporting multiple topologies, including buck, boost, buck-boost, and a variety of high-power and high-frequency applications.

#### **Input and Output**

The INS2001 input pins, HI and LI, are independent and TTL logic compatible with the ability to withstand input voltages up to 5.5V regardless of VCC voltage. Table 1 shows the truth table of input and output. The INS2001 offers fast propagation delay (14ns typical) with excellent delay matching (1ns typical) between the high-side and low-side driver channels, making it ideal for high-frequency applications. Both inputs feature a 5ns (typical) input deglitch filter to remove any unwanted pulses from a PWM input. A narrow input pulse exceeding this deglitch delay time will be extended to a minimum output pulse of 12ns (typical) to ensure proper gate turn-on and turn-off transients. Figure 14 shows the switching characteristics of the input and output. The INS2001 allows HG and LG to overlap for turn-on; however, a carefully managed non-overlapping dead-time, T<sub>DTH/DTL</sub>, is recommended for the input interface to avoid a possible shoot-through condition. Both input pins, HI and LI, have an internal pull-down resistor of 200kΩ.

LI ΗΙ **HGP HGN LGP LGN** L L L Open Open L L Н L Н Open Open Н L Η Open Open L Н Н Н Open Н Open

Table 1. Input and Output Truth Table

Note: When an output is "Open", it is connected to another split output through the internal  $10k\Omega$  resistor.





Figure 14. Timing Diagram of Input and Output

#### **Split Gate Driving Output**

The INS2001 provides split gate driver outputs for both high-side and low-side GaN FETs, offering flexibility to adjust both turn-on and turn-off strengths independently. This is achieved by connecting additional gate resistors at HGP, HGN, LGP, and LGN pins, targeting optimization of efficiency, reliability, and EMI performance. The strong pull-down and pull-up gate strength of the INS2001 are optimized for driving GaN FETs, enabling high-frequency and high-efficiency operations. With a strong pull-down strength of  $0.2\Omega$  (typical) at HGN and LGN pins, it provides a robust low impedance path necessary for eliminating high dv/dt induced gate turn-on. Meanwhile, the pull-up strength of  $1\Omega$  (typical) at HGP and LGP pins helps in reducing the switching spikes and overshoot voltages at the switch node. HGN and LGN pins have internal  $50k\Omega$  pull-down resistors to SW node and GND nodes, respectively, and are also internally connected to HGP and LGP via  $10k\Omega$  resistors, respectively.

#### VCC UVLO/OVLO Protections

The INS2001 features undervoltage lockout (UVLO) and overvoltage lockout (OVLO) for VCC, providing the operation under the safe conditions of devices. When the VCC voltage falls below its UVLO threshold of 3.8V (typical) or exceeds above its OVLO threshold of 6.0V (typical), the INS2001 turns off both the high-side and low-side drivers and ignores the HI and LI inputs.

#### High dv/dt Rate GaN FET Switching

GaN FETs can switch much faster than traditional silicon based MOSFETs, requiring gate drivers capable of delivering precise and fast switching signals to fully leverage their potential. Managing high dv/dt rates during switching is important for stable gate driver circuitry, ensuring reliable and efficient operation. The INS2001 features an advanced level-shifting technology circuit designed to overcome these challenges associated with driving GaN FETs. Its advanced noise rejection mechanism ensures precise and accurate signal transmission between the control logic to driver outputs even in extreme high dv/dt environments up to 50V/ns.



Another challenge in driving GaN FETs is the issue of high reverse conduction voltage. When the SW node drops below 0V due to this reverse conduction, it can temporarily lower the level shifter's supply rail, causing a disruption in the level shifter's output signals. This disruption can appear as a delay mismatch between signals transmitted to each side of the driver, resulting in timing inaccuracies and potential performance degradation. The advanced level shifter in the INS2001 is designed to prevent such conditions, ensuring that delay variation is kept to minimum (1ns typical) even when the SW node fluctuates down to -4V. Furthermore, the INS2001 features an additional delay matching circuit that parallels the proposed level shifter circuit, matching its process and temperature variation characteristic. This additional feature further improves delay matching to 1ns (typical).

#### **High-Side Gate-Driver Supply**

Despite GaN devices offering advantages with their superior figure of merit ( $Q_G \times R_{DSON}$ ) compared to silicon based MOSFET counterparts, their sensitivity to gate driving voltage levels presents a challenging concern. GaN devices are more vulnerable to both overvoltage and undervoltage conditions at the gate, which can have negative effects on their reliability and performance. The concern over gate overvoltage is more significant for GaN FETs, given that they are considerably more fragile compared to their silicon counterparts. Conversely, insufficient gate voltage, or gate undervoltage, can result in increased conduction loss and reduced efficiency.

To mitigate these challenges, the INS2001 features a smart BST switch that allows precise control for BST charging and blocking. Figure 15 illustrates the operation principle of the smart BST switch. Unlike silicon MOSFETs, GaN FETs typically lack an intrinsic body diode, resulting in higher reverse conduction voltages, (typically 2V to 3V or even higher at high current) during dead time. This can lead to overcharging of the BST capacitor, potentially causing permanent damage to the gate of the high-side GaN FET. In the INS2001, the BST switch's turning on and off are precisely controlled so that it allows charging of the BST capacitor only during SW node is fully reached at GND voltage when the low-side GaN FET is being turned on. Moreover, the BST switch exhibits a low on-impedance of  $4\Omega$  (typical), ensuring minimal dropout voltage. Accordingly, the INS2001 always maintains a well-balanced BST rail voltage close to VCC, achieving excellent delay matching and balanced gate driving strength between the high-side and low-side drivers.

Additionally, the INS2001 provides a BST UVLO protection with a falling threshold of 3.1V (typical) and a rising threshold of 3.6V (typical). When BST-SW falls below BST UVLO threshold, the INS2001 enters BST UVLO mode, turns off the high-side driver, but the low-side driver remains activated.





Figure 15. Operation Principle of Bootstrap Supply

#### **Over Temperature Protection (OTP)**

The INS2001 employs over temperature protection (OTP). If the internal junction temperature, T<sub>j</sub>, exceeds 165°C (typical), The HI and LI inputs are ignored, and both the high-side and low-side drivers are turned off. When the temperature drops below 145°C (typical), the ISN2001 will resume normal operation.

#### **Layout Recommendation**

A proper PCB layout is essential to support high-power and high-frequency operation with GaN FETs. The PCB layout requires proper bypassing on (VCC-GND) and (BST-SW) and careful trace routing to minimize the parasitic of the gate driving and power loops. Check the following guidelines and Figure 16 to obtain the optimum performance from the INS2001.

- 1. Mount the bypass capacitors for (VCC-GND) and (BST-SW) as close as possible to the INS2001 package. Also place the bypass capacitors on the same side as the INS2001. Carefully implement the power loop to minimize the length of the copper trace.
- 2. Place the INS2001 as close as possible to the GaN FETs and keep the copper trace between the INS2001 and GaN FETs short and wide.
- 3. To minimize the gate voltage ringing, it is desirable to place gate resistors close to both the INS2001 and GaN FETs.
- 4. Place both high-side and low-side GaN FETs close together to minimize the parasitic inductance in between.

Page 13





Figure 16. Layout Example



### 16. Package Information

#### FCQFN3X3-12L Package:





| SYMBOL | N    | NOTE       |      |       |  |  |  |
|--------|------|------------|------|-------|--|--|--|
| SIMBUL | MIN  | NOM        | MAX  | INOIL |  |  |  |
| Α      | 2.9  | 3.0        | 3.1  |       |  |  |  |
| В      | 2.9  | 3.0        | 3.1  |       |  |  |  |
| С      | 0.20 | 12X        |      |       |  |  |  |
| D      | 0.45 | 12X        |      |       |  |  |  |
| Ε      | 0.   | 0.65 BASIC |      |       |  |  |  |
| F      | 0.   | 65 BASIC   |      | 4X    |  |  |  |
| G      | 0.   | 0.85 REF   |      |       |  |  |  |
| Η      | 0.   | 4X         |      |       |  |  |  |
| J      | 0.:  |            |      |       |  |  |  |
| K      | 0.75 | 0.85       | 0.95 |       |  |  |  |
| М      | 0.00 |            |      |       |  |  |  |



- NOTE:
  1)ALL DIMENSION ARE IN MILLIMETERS. 2)BOTTOM VIEW IS FT TESTER SIDE VIEW.
- 3)LEAD COPLANARITY SHALL BE 0.08 MILLIMETERS MAX.
- 4)COMPLIES WITH JEDEC MO-220.
- 5)DRAWING IS NOT TO SCALE.



| ROW   | Description  | Example |  |  |
|-------|--------------|---------|--|--|
| Row 1 | Company Name | INN     |  |  |
| Row 2 | Product Code | xxxxxx  |  |  |
| Row 3 | Date Code    | YYWW    |  |  |
| Row 4 |              | xxx     |  |  |
| Row 5 | Lot Code     | xxx     |  |  |



# 17. Tape and Reel Information











Page 16



# 18. Recommended Land Pattern

#### FCQFN3X3-12L Package:



#### 19. Order Information

| Ordering Code | Package      | Product<br>Code | MSL  | Packing<br>(Tape & Reel) |
|---------------|--------------|-----------------|------|--------------------------|
| INS2001FQ     | FCQFN3x3-12L | 2001FQ          | MSL3 | 13" 2500PCS/reel         |



### **Important Notice**

The information provided in this document is intended as a guide only and shall not in any event be regarded as a guarantee of conditions, characteristics or performance. Innoscience does not assume any liability arising out of the application or use of any product described herein, including but not limited to any personal injury, death, or property or environmental damage. No licenses, patent rights, or any other intellectual property rights is granted or conveyed. Innoscience reserves the right to modify without notice. All rights reserved.